

### **Computer Organization and Software Systems**

**Contact Session 7** 

Dr. Lucy J. Gudino

### Shift and Rotate Operati



(f) Left rotate

| Input    | Operation                       | Output                        |
|----------|---------------------------------|-------------------------------|
| 10101101 | Logical right shift (3 bits)    | 10101101=><br>00010101        |
| 10101101 | Logical left shift (3 bits)     | 10101101=> <b>01101000</b>    |
| 10101101 | Arithmetic right shift (3 bits) | 10101101=><br>11110101        |
| 10101101 | Arithmetic left shift (3 bits)  | 10101101=><br><b>11101000</b> |
| 10101101 | Right rotate (3 bits)           | 10101101=><br>10110101        |
| 10101101 | Left rotate (3 bits)            | 10101101=> <b>01101101</b>    |

#### Conversion



• E.g. Binary to Decimal

#### Input/Output

- [ Memory mapped I/o ? Ilo mapped I/o }



- May be specific instructions (I/O-Mapped I/O)
- May be done using data movement instructions (memory mapped)
- May be done by a separate controller (DMA)



#### Systems Control

- Privileged instructions
- CPU needs to be in specific state
  - User Mode
  - · Kernel mode
- For operating systems use





#### Transfer of Control

THE TECHNOLOGY & STIFF

- Jump / Branch (Unconditional / Conditional)
  - e.g. jump to x if result is zero
- Skip (Unconditional / Conditional)
  - o skip (unconditional): Increment to skip next instruction
  - e.g. increment and skip if zero

ISZ Register1

- Branch xxxx
- ADD A







### Branch / Jump Instruction





#### Transfer of Control



- Jump / Branch (Unconditional / Conditional)
  - e.g. jump to x if result is zero
- Skip (Unconditional / Conditional)
  - o skip (unconditional): Increment to skip next instruction
  - e.g. increment and skip if zero

ISZ Register1

Branch xxxx

ADD A

- Subroutine call
- interrupt call









## Addressing Modes



- Addressing modes refers to the way in which the operand of an instruction is specified
- Types:
  - · Immediate
  - Direct
  - Indirect
  - Register
  - Register Indirect
  - Displacement (Indexed)
  - Stack



### Immediate Addressing

ADD 5

- Operand is specified in the instruction itself
- Add \$-5 • e.g. ADD #5
  - Add 5 to contents of accumulator
  - 5 is operand
- No memory reference to fetch data
- Fast
- Limited range













## Direct Addressing

THE TEXT SECTION

1 r

- Address of the operand is specified in the instruction
- Effective address (EA) = address field (A)
- · e.g. ADD(A)
- ADD (A)
- Add contents of memory cell whose address is A to accumulator
- Look in memory at address A for operand
- Single memory reference to access data
- No additional calculations to work out effective address
- Limited address space







# Indirect Addressing > Point

THE TOTAL DEPT.

- Memory cell pointed to by address field of the instruction contains the address of (pointer to) the operand
- EA = (A)
  - Look in A, find address and look there for operand
- e.g. ADD (A)
  - Add contents of cell pointed to by contents of A to accumulator





## Indirect Addressing...



- Large address space
- 2<sup>n</sup> where n = word length
- May be nested, multilevel, cascaded

$$- e.g. EA = (((A)))$$

- Multiple memory accesses to find operand
- Slower

# Register Addressing



Operand is held in register named in address filed

- EA = R
- Limited number of registers
- · Very small address field needed
  - Shorter instructions
  - Faster instruction fetch
- No memory access hence Very fast execution but very limited address space
- Multiple registers helps in improving performance
  - Requires good assembly programming or compiler writing
  - C programming: register int a;









#### Register Indirect Addressing

THE TOTAL STATE AND THE STATE

- Similar to indirect addressing
- $\cdot$  EA = (R)
- Operand is in memory cell pointed to by contents of register R
- Large address space (2<sup>n</sup>)
- One memory access compared indirect addressing



Distect addressing > 1 memory access

Indirect addressi > 2 "

Reg I A >



## Displacement Addressing



- $\bullet EA = A + (R)$
- Address field hold two values
  - A = base value dis plan
  - R = register that holds box displacement
  - or vice versa
- Three variants:
  - Relative addressing
  - Base register addressing
  - Indexing





## Relative Addressing

- PCt
- Also known as PC relative addressing
- · A version of displacement addressing
- R = Program counter, PC
- EA = A + (PC)
- · Relative addressing exploits the concept of locality
  - If most memory references are relatively near to the instruction being executed, then the use of relative addressing saves address bits in the

instruction.





# Base-Register Addressing

- 8086
- The referenced register "R" contains a main memory address. Data -> Data
- address field contains a displacement A
- R may be explicit or implicit
- e.g. segment registers in 80x86





## Indexed Addressing



- The address field references a main memory address A
- The referenced register R contains a positive displacement from that address.
- EA = A + R
- Good for accessing arrays
  - $\bullet EA = A + R$
  - R++



#### Stack Addressing



- Operand is (implicitly) on top of stack
- e.g.
  - ADD Pop top two items from stack and add, push the result on stack top





#### **Instruction Formats**

- Layout of bits in an instruction
  - Includes opcode
  - Includes (implicit or explicit) operand(s)
  - Usually more than one instruction format in an instruction set

R2000 - 326it

8086 - 1 to 6 by the

— fræd instruction famt Væriable instruction famt Pc → Pc+4



#### Instruction Length



- Affected by and affects:
  - - Memory size
  - Memory organization
  - - Bus structure /
  - CPU complexity
  - CPU speed
- Trade off between powerful instruction repertoire and saving space



#### Allocation of Bits



- · Number of addressing modes mod bit
- Number of operands -0, 1, 2,  $\sim 1$
- Register versus memory
- Number of register sets
- Address range
- Address granularity





### CISC Vs RISC



| #  | RISC                                          | CISC                                           |
|----|-----------------------------------------------|------------------------------------------------|
| 1. | Reduced Instruction Set Computer.             | Complex Instruction Set Computer.              |
| 2. | Fixed length instructions                     | Variable length instructions                   |
| 3. | Instructions are executed in one clock cycle. | Takes one or more clock cycle                  |
| 4. | Relatively simple to design.                  | Complex to design.                             |
| 5. | Fewer, Simple addressing modes                | Many addressing modes                          |
| 6. | Hardwired Control Unit                        | Microprogrammed Control Unit                   |
| 7. | Harvard Architecture                          | Von-Neumann Architecture                       |
| 8. | Examples: SPARC, POWER PC.                    | Examples: Intel architecture(x86 and x64) AMD. |